## 2023 ## B.E. (Electronics and Communication Engineering) ## First Semester EC-103: Introduction to Electronics Time allowed: 3 Hours Max. Marks: 50 **NOTE:** Attempt <u>five</u> questions in all, including Question No. I which is compulsory and selecting two questions from each Section. Use of scientific calculator is allowed. x-x-x | 1. | Answ | er the following:- | | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | | (a) | Why the doping of collector region in BJT is kept moderate? | (1) | | | (b) | What is the difference between Work function and Ionization energy of a crystal lattice? | (1) | | | (c) | Which type of materials are preferred for the high speed electronic devices and why? | (1) | | | (d) | Why semiconductors have negative temperature coefficient of resistance? | (1) | | | (e) | Two ceramic capacitors with markings 102 and 103 are connected in parallel. Find the | (1) | | | | effective capacitance value. | (1) | | | (f) | What is the difference between steady state and equilibrium condition? | (1) | | | (g) | Write the formulae for RMS current in Half wave rectifiers. | (1) | | | (h) | Explain the difference between de load line and ac load line. | (1) | | | (i) | Which configuration is used as a last stage in multistage amplifier and why? | (1) | | | (j) | Write any four applications of Electronics in Defence sector. | (1) | | | | SECTION A | | | 2. | (2) | Find the output voltage ways from Sd. 1 1 1 1 | | | | (a) | Find the output voltage waveform of the circuit shown below - | (5) | | | | . <b>C</b> | | | | | + | | | | | Sime D1 O/P | | | | | Sure (+) | | | | | # - 4 V | | | | (b) | With appropriate circuit diagram explain the DC load line analysis of semiconductor diode. | (5) | | 3. | (a) | Draw the voltage divider bias circuit and also find the expressions for operating point in | (5) | | | (-) | terms of circuit parameters like $I_C$ , $V_{CE}$ and $I_B$ ? | (5) | | | (b) | Discuss diffusion capacitance of PN junction diode. Obtain an expression for the same. | (5) | | 4. | (-) | Discuss Zener Diode as a Voltage Regulator. Design Zener voltage regulator for the | (5) | | | | following specifications: Input Voltage Regulator. Design Zener Voltage regulator for the | (10) | | | | following specifications: Input Voltage=10V±20%, Output Voltage=5V, I <sub>L</sub> =20mA, | | | | | I <sub>zmin</sub> =5mA and I <sub>zmax</sub> =80mA | | | | | SECTION B | | | 5. | | In a full wave rectified the instance of a contract of the con | | | ٥. | | In a full wave rectifier, the input is from 30-0-30V transformer. The load and diode forward | (10) | | | | resistances are $100\Omega$ and $10\Omega$ respectively. Calculate the average voltage, dc output power, | | | 6 | (a) | ac input power, rectification efficiency and percentage regulation. | | | .0. | (a) | For a PNP transistor the base current and collector current are 45µA and 5.45mA | (5) | | | • | respectively. Determine (i) values of $\alpha$ , $\beta$ and (ii) base current required to make collector current of 10 mA. | | | | (b) | | | | | (0) | In a common source amplifier, drain resistance $R_D = 5 \text{ k}\Omega$ , $\mu = 50$ and $r_d = 35 \text{ k}\Omega$ . Evaluate | (5) | | 7. | (a) | voltage gain and output resistance. | · | | , | (4) | Determine the operating point for a silicon transistor biased by base bias method with $\beta = 100 \text{ Rp} = 500 \text{ kg}$ | (5) | | | (h) | 100, $R_B = 500 \text{K}\Omega$ $R_C = 2.5 \text{K}\Omega$ and $V_{CC} = 20 \text{V}$ . Also draw the DC load line | | | | (b) | A silicon diode has $I_S = 20$ nA operating at 25°C. Calculate $I_D$ for a forward bias of 0.6 V. | (5) |