

Exam.Code:0906 Sub. Code: 6682

1059

B.E. (Electronics and Communication Engineering) Second Semester

EC-203: Digital Design

Tere allowed: 3 Hours

)32

) 0

, do

hif ifier

5)

of

5)

Max. Marks: 50

NOTE: Attempt five questions in all, including Question No. 1 (Section-A) which is compulsory and selecting two questions each from Section B-C

| ı — | a) S                                         | show that a positive logic NAND gate is a negative logic NOR gate and vice                         |       |
|-----|----------------------------------------------|----------------------------------------------------------------------------------------------------|-------|
|     |                                              | versa.                                                                                             |       |
|     | b) I                                         | mplement a full adder with two 4x1 multiplexers.                                                   |       |
|     | c) [                                         | Differentiate synchronous and asynchronous counter.                                                |       |
|     | A) What is wired AND gate. Where it is used? |                                                                                                    | THE R |
|     | e) l                                         | List the specifications of A/D and D/A converter.                                                  | 10    |
|     |                                              | Section B (Do any two questions)                                                                   |       |
| 2   | a) [                                         | Design a country with T flip-flops that goes through the following binary                          |       |
| -   |                                              | society states of a 1 3 7 6.4. Show that when binary states of and                                 |       |
|     |                                              | 101 are considered as don't care conditions, the counter may not operate                           |       |
|     |                                              | and a way to correct the design.                                                                   | 6     |
| :   |                                              | the use of kiman find the simplest form in sum of products of the                                  |       |
|     |                                              | function F=fg, where f and g are respectively, i = wxy + y2 + w y2 + xy=                           |       |
|     |                                              | and $g = (w + x + y' + z')(x' + y' + z)(w' + y + z')$                                              | 4     |
|     |                                              | that the combinational circuit that                                                                |       |
| 4   | a)                                           | Derive the PLA programming table for the combinational circuit that                                | 6     |
|     |                                              | squares a 3-bit number. Minimize the number of product terms.                                      |       |
|     | b)                                           | A combinational circuit is defined by the following three Boolean functions:                       |       |
|     |                                              | $F_1 = x'y'z' + xz$ , $F_2 = xy'z' + x'y$ , $F_3 = x'y'z + xy$ design the circuit with a           | 4     |
|     |                                              | decoder and external gates.                                                                        |       |
|     |                                              | Use Quine-McClusky method to simplify the following expression. Draw the                           |       |
|     | a)                                           | circuit for simplified expression using only one type of universal gates. F (A,                    |       |
|     |                                              | P = P + APCD + APC'D + A'B'C + AC' + A'                                                            | 6     |
|     | L,                                           | As 8 V1 multiplever has inputs A. B and C connected to the selection inputs                        |       |
|     | (a                                           | c c and c respectively. The data input in through in die as follows in 12                          |       |
|     |                                              | $l_7 = 0$ : $l_3 = l_5 = 1$ : $l_0 = l_4 = D$ and $l_6 = D'$ , determine the Boolean function that |       |
|     |                                              | the multiplexer implements.                                                                        | 4     |
|     |                                              | Section-C (Do any two questions)                                                                   |       |
| .5  | (a)                                          | to the state of the serverter? Draw its circuit diagram and explain its                            |       |
|     |                                              |                                                                                                    | 6     |
|     | h)                                           | A 12 bit BCD input D/A converter has a full scale output of 29.97 V. Find                          |       |
|     | 1 0,                                         | percentage resolutions.                                                                            | 4     |
|     |                                              |                                                                                                    |       |
| 6   | a)                                           | What is a universal shift register? Explain a 4 bits universal shift register                      | -4    |
|     |                                              | controlled by multiplexers.                                                                        | 6     |
|     | (b)                                          | Draw the circuit of four input ECL OR-NOR gate and explain its working.                            |       |
|     |                                              | Draw and explain two input (a) CMOS NAND (b) CMOS NOR gate                                         | 4     |
| 7   | a)                                           |                                                                                                    |       |
|     | b)                                           | AND connection, justify your answer.                                                               | 6     |